summary refs log tree commit diff stats
path: root/gitlab/issues_text/target_riscv/host_missing/accel_missing/2787
diff options
context:
space:
mode:
Diffstat (limited to 'gitlab/issues_text/target_riscv/host_missing/accel_missing/2787')
-rw-r--r--gitlab/issues_text/target_riscv/host_missing/accel_missing/278713
1 files changed, 13 insertions, 0 deletions
diff --git a/gitlab/issues_text/target_riscv/host_missing/accel_missing/2787 b/gitlab/issues_text/target_riscv/host_missing/accel_missing/2787
new file mode 100644
index 000000000..a403a165a
--- /dev/null
+++ b/gitlab/issues_text/target_riscv/host_missing/accel_missing/2787
@@ -0,0 +1,13 @@
+Opentitan timer layout incorrect
+Description of problem:
+It looks as if some of the timer register offsets here are incorrect:
+
+https://gitlab.com/qemu-project/qemu/-/blob/master/hw/timer/ibex_timer.c?ref_type=heads#L37
+
+Compare with:
+
+https://opentitan.org/book/hw/ip/rv_timer/doc/registers.html
+
+I suspect they're out of date. The documentation link on line 7 is not working anymore - the current documentation URL for Opentitan is the one just given.
+
+It might also make sense to rename this file `opentitan_timer.c`, instead of  `ibex_timer.c`. The timer is an Opentitan hardware IP block, rather than a feature of the Ibex CPU.