summary refs log tree commit diff stats
path: root/results/classifier/zero-shot-user-mode/instruction/1863247
blob: 383a023c2426fa071bde8db3badaf9e2cdb0c543 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
instruction: 0.878
runtime: 0.078
syscall: 0.044



AArch64 EXT instruction for V register does not clear MSB side bits

On AArch64 CPU with SVE register, there seems to be a bug in the operation when executing EXT instruction to V registers. Bits above the 128 bits of the SVE register must be cleared to 0, but qemu-aarch64 seems to hold the value.

Example
ext v0.16b, v1.16b v2.16b, 8

After executing above instruction, (N-1) to 128 bits of z0 register must be 0, where N is SVE register width.