summary refs log tree commit diff stats
path: root/results/classifier/zero-shot/108/other/2350
blob: 3a5c9f3e22f3cd1581f41625a163ae1b7967c563 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
device: 0.872
graphic: 0.721
vnc: 0.666
network: 0.614
performance: 0.513
socket: 0.464
files: 0.427
semantic: 0.354
permissions: 0.279
debug: 0.270
PID: 0.237
boot: 0.187
KVM: 0.115
other: 0.111

Incorrect RNG_CTRL and RNG_DATA_OUTPUT register offets for Aspeed AST2600 A3
Description of problem:
hw/misc/aspeed_scu.c has the following lines:

#define AST2600_RNG_CTRL          TO_REG(0x524)
#define AST2600_RNG_DATA          TO_REG(0x540)

The Datasheet for the AST2600 A3 lists the offsets as 0x520 for RNG_CTRL and 0x524 for RNG_DATA.  I can confirm that these addresses are correct on the hardware.  I don't know if the offsets changed from a previous revision, but since qemu fills the SILICON_REV register with the AST2600_A3_SILICON_REV value for the AST2600, it makes sense to me that it would use the A3 register offsets.
Steps to reproduce:
1.
2.
3.
Additional information: