summary refs log tree commit diff stats
diff options
context:
space:
mode:
authorMaria Klauchek <m.klauchek@syntacore.com>2024-09-02 13:34:33 +0300
committerAlistair Francis <alistair.francis@wdc.com>2024-10-02 15:11:51 +1000
commitaf0b5b7b2a3bd78cd1a01115103c28e2f54d34bc (patch)
tree1b7042ba79eb74b903627e1654af0853cd0ff739
parent2d2e3bdc6922553823b7f74fe290805ff49afb32 (diff)
downloadfocaccia-qemu-af0b5b7b2a3bd78cd1a01115103c28e2f54d34bc.tar.gz
focaccia-qemu-af0b5b7b2a3bd78cd1a01115103c28e2f54d34bc.zip
target/riscv/cpu.c: Add 'fcsr' register to QEMU log as a part of F extension
FCSR is a part of F extension. Print it to log if FPU option is enabled.

Signed-off-by: Maria Klauchek <m.klauchek@syntacore.com>
Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-ID: <20240902103433.18424-1-m.klauchek@syntacore.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
-rw-r--r--target/riscv/cpu.c6
1 files changed, 6 insertions, 0 deletions
diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c
index a1ca12077f..89bc3955ee 100644
--- a/target/riscv/cpu.c
+++ b/target/riscv/cpu.c
@@ -823,6 +823,12 @@ static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags)
         }
     }
     if (flags & CPU_DUMP_FPU) {
+        target_ulong val = 0;
+        RISCVException res = riscv_csrrw_debug(env, CSR_FCSR, &val, 0, 0);
+        if (res == RISCV_EXCP_NONE) {
+            qemu_fprintf(f, " %-8s " TARGET_FMT_lx "\n",
+                    csr_ops[CSR_FCSR].name, val);
+        }
         for (i = 0; i < 32; i++) {
             qemu_fprintf(f, " %-8s %016" PRIx64,
                          riscv_fpr_regnames[i], env->fpr[i]);