summary refs log tree commit diff stats
path: root/hw/core/machine.c
diff options
context:
space:
mode:
authorIlya Leoshkevich <iii@linux.ibm.com>2024-08-12 10:53:08 +0200
committerNicholas Piggin <npiggin@gmail.com>2024-11-04 09:07:29 +1000
commitc9b8a13a8841e0e23901e57e24ea98eeef16cf91 (patch)
tree54baaf3351e4e85ba64063502ff567dead664144 /hw/core/machine.c
parent92ec7805190313c9e628f8fc4eb4f932c15247bd (diff)
downloadfocaccia-qemu-c9b8a13a8841e0e23901e57e24ea98eeef16cf91.tar.gz
focaccia-qemu-c9b8a13a8841e0e23901e57e24ea98eeef16cf91.zip
target/ppc: Set ctx->opcode for decode_insn32()
divdu (without a dot) sometimes updates cr0, even though it shouldn't.
The reason is that gen_op_arith_divd() checks Rc(ctx->opcode), which is
not initialized. This field is initialized only for instructions that
go through decode_legacy(), and not decodetree.

There already was a similar issue fixed in commit 86e6202a57b1
("target/ppc: Make divw[u] handler method decodetree compatible.").

It's not immediately clear what else may access the uninitialized
ctx->opcode, so instead of playing whack-a-mole and changing the check
to compute_rc0, simply initialize ctx->opcode.

Cc: qemu-stable@nongnu.org
Fixes: 99082815f17f ("target/ppc: Add infrastructure for prefixed insns")
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com>
Signed-off-by: Nicholas Piggin <npiggin@gmail.com>
Diffstat (limited to 'hw/core/machine.c')
0 files changed, 0 insertions, 0 deletions