summary refs log tree commit diff stats
path: root/hw/i2c
diff options
context:
space:
mode:
authorPeter Maydell <peter.maydell@linaro.org>2022-07-13 21:48:16 +0100
committerPeter Maydell <peter.maydell@linaro.org>2022-07-13 21:48:16 +0100
commit455c62d85f72037ea3ca4b709ad73965c65158b2 (patch)
tree4b9aedcbd166b673ab00f49d63edb50803712673 /hw/i2c
parent824824d12217f7d80b372eb051aad2c082cffb98 (diff)
parentb10ccec10096a27bb3b99a7291d5a3d5c826a1f3 (diff)
downloadfocaccia-qemu-455c62d85f72037ea3ca4b709ad73965c65158b2.tar.gz
focaccia-qemu-455c62d85f72037ea3ca4b709ad73965c65158b2.zip
Merge tag 'mips-20220712' of https://github.com/philmd/qemu into staging
MIPS patches queue

- Cavium Octeon MIPS extension and CPU model (Pavel Dovgalyuk)
- Semihosting cleanup (Richard Henderson)

# gpg: Signature made Tue 12 Jul 2022 21:52:52 BST
# gpg:                using RSA key FAABE75E12917221DCFD6BB2E3E32C2CDEADC0DE
# gpg: Good signature from "Philippe Mathieu-Daudé (F4BUG) <f4bug@amsat.org>" [full]
# Primary key fingerprint: FAAB E75E 1291 7221 DCFD  6BB2 E3E3 2C2C DEAD C0DE

* tag 'mips-20220712' of https://github.com/philmd/qemu:
  target/mips: Remove GET_TARGET_STRING and FREE_TARGET_STRING
  target/mips: Simplify UHI_argnlen and UHI_argn
  semihosting: Remove qemu_semihosting_log_out
  target/mips: Use error_report for UHI_assert
  target/mips: Avoid qemu_semihosting_log_out for UHI_plog
  target/mips: Use semihosting/syscalls.h
  target/mips: Drop link syscall from semihosting
  target/mips: Create report_fault for semihosting
  target/mips: introduce Cavium Octeon CPU model
  target/mips: implement Octeon-specific arithmetic instructions
  target/mips: implement Octeon-specific BBIT instructions
  target/mips: introduce decodetree structure for Cavium Octeon extension

Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'hw/i2c')
0 files changed, 0 insertions, 0 deletions