summary refs log tree commit diff stats
path: root/hw/intc
diff options
context:
space:
mode:
authorLIU Zhiwei <zhiwei_liu@linux.alibaba.com>2024-09-19 13:50:47 +0800
committerAlistair Francis <alistair.francis@wdc.com>2024-10-30 11:22:07 +1000
commit48cea772c3e2ac817c2d0741b89a9e968ec2cd81 (patch)
tree4b745713e1629390bc544179c0485af26dd4f9fc /hw/intc
parente087bd4de3369d678ed8ebda4ba1c11b782cf899 (diff)
downloadfocaccia-qemu-48cea772c3e2ac817c2d0741b89a9e968ec2cd81.tar.gz
focaccia-qemu-48cea772c3e2ac817c2d0741b89a9e968ec2cd81.zip
target/riscv: Add max32 CPU for RV64 QEMU
We may need 32-bit max for RV64 QEMU. Thus we add these two CPUs
for RV64 QEMU.

The reason we don't expose them to RV32 QEMU is that we already have
max cpu with the same configuration. Another reason is that we want
to follow the RISC-V custom where addw instruction doesn't exist in
RV32 CPU.

Signed-off-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com>
Suggested-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com>
Message-ID: <20240919055048.562-8-zhiwei_liu@linux.alibaba.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'hw/intc')
0 files changed, 0 insertions, 0 deletions