summary refs log tree commit diff stats
path: root/linux-user/mips/cpu_loop.c
diff options
context:
space:
mode:
authorPhilippe Mathieu-Daudé <f4bug@amsat.org>2020-12-01 12:29:22 +0100
committerPhilippe Mathieu-Daudé <f4bug@amsat.org>2021-01-14 17:13:53 +0100
commit8cd0b410a24159891809ba5f41fa55abb5adf196 (patch)
treeeebb4695edc7ab0d6edc156e017b13d75228b09a /linux-user/mips/cpu_loop.c
parent7c79721606be11b5bc556449e5bcbc331ef6867d (diff)
downloadfocaccia-qemu-8cd0b410a24159891809ba5f41fa55abb5adf196.tar.gz
focaccia-qemu-8cd0b410a24159891809ba5f41fa55abb5adf196.zip
target/mips: Add CP0 Config0 register definitions for MIPS3 ISA
The MIPS3 and MIPS32/64 ISA use different definitions
for the CP0 Config0 register.

Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20201201132817.2863301-2-f4bug@amsat.org>
Diffstat (limited to 'linux-user/mips/cpu_loop.c')
0 files changed, 0 insertions, 0 deletions