summary refs log tree commit diff stats
path: root/python/qemu/accel.py
diff options
context:
space:
mode:
authorLIU Zhiwei <zhiwei_liu@c-sky.com>2020-07-21 21:37:42 +0800
committerAlistair Francis <alistair.francis@wdc.com>2020-07-22 09:39:46 -0700
commit3e09396e36dff4234afd6f6fd51861949be383e1 (patch)
tree85b2f145299fedaff790c06c74445c6d020003fb /python/qemu/accel.py
parenteabfeb0cb9e054108b3e29a3a85363b3d80d9c38 (diff)
downloadfocaccia-qemu-3e09396e36dff4234afd6f6fd51861949be383e1.tar.gz
focaccia-qemu-3e09396e36dff4234afd6f6fd51861949be383e1.zip
target/riscv: fix vector index load/store constraints
Although not explicitly specified that the the destination
vector register groups cannot overlap the source vector register group,
it is still necessary.

And this constraint has been added to the v0.8 spec.

Signed-off-by: LIU Zhiwei <zhiwei_liu@c-sky.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <20200721133742.2298-2-zhiwei_liu@c-sky.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'python/qemu/accel.py')
0 files changed, 0 insertions, 0 deletions