summary refs log tree commit diff stats
path: root/scripts/modules/module_block.py
diff options
context:
space:
mode:
authorAnup Patel <anup.patel@wdc.com>2022-02-04 23:16:39 +0530
committerAlistair Francis <alistair.francis@wdc.com>2022-02-16 12:24:18 +1000
commitcd032fe75c1f7b24ccad772d50bfb689e7f5835d (patch)
treea7b62cfd8789ad2fae5409c76d32453cc1cbcac0 /scripts/modules/module_block.py
parent881df35d3df52efd845087fb76d0b0116b366468 (diff)
downloadfocaccia-qemu-cd032fe75c1f7b24ccad772d50bfb689e7f5835d.tar.gz
focaccia-qemu-cd032fe75c1f7b24ccad772d50bfb689e7f5835d.zip
target/riscv: Implement hgeie and hgeip CSRs
The hgeie and hgeip CSRs are required for emulating an external
interrupt controller capable of injecting virtual external interrupt
to Guest/VM running at VS-level.

Signed-off-by: Anup Patel <anup.patel@wdc.com>
Signed-off-by: Anup Patel <anup@brainfault.org>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Reviewed-by: Frank Chang <frank.chang@sifive.com>
Message-id: 20220204174700.534953-4-anup@brainfault.org
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'scripts/modules/module_block.py')
0 files changed, 0 insertions, 0 deletions