summary refs log tree commit diff stats
path: root/scripts/qapi/types.py
diff options
context:
space:
mode:
authorRichard Henderson <richard.henderson@linaro.org>2020-02-14 11:46:43 -0800
committerPeter Maydell <peter.maydell@linaro.org>2020-02-21 16:07:00 +0000
commit528dc354b6f3aa82d65141cc60bc0e725e6cae98 (patch)
tree88291af86625306a9ecca6ff6a5b3ac693222c01 /scripts/qapi/types.py
parent33649de62e40df0060a1c514574e4ef25c4e52e1 (diff)
downloadfocaccia-qemu-528dc354b6f3aa82d65141cc60bc0e725e6cae98.tar.gz
focaccia-qemu-528dc354b6f3aa82d65141cc60bc0e725e6cae98.zip
target/arm: Flush high bits of sve register after AdvSIMD INS
Writes to AdvSIMD registers flush the bits above 128.

Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20200214194643.23317-5-richard.henderson@linaro.org
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'scripts/qapi/types.py')
0 files changed, 0 insertions, 0 deletions