summary refs log tree commit diff stats
path: root/scripts/xml-preprocess.py
diff options
context:
space:
mode:
authorRajnesh Kanwal <rkanwal@rivosinc.com>2023-10-16 12:17:33 +0100
committerAlistair Francis <alistair.francis@wdc.com>2023-11-07 11:02:17 +1000
commitb901c7eb701a8f4d512be3a70958150fc5d0cd90 (patch)
tree040dfb7bc4b3550e11629407fbee606c1a20ce4d /scripts/xml-preprocess.py
parentd17bcae5f7e9f949052a1f126a7f23e7279b6d96 (diff)
downloadfocaccia-qemu-b901c7eb701a8f4d512be3a70958150fc5d0cd90.tar.gz
focaccia-qemu-b901c7eb701a8f4d512be3a70958150fc5d0cd90.zip
target/riscv: Set VS* bits to one in mideleg when H-Ext is enabled
With H-Ext supported, VS bits are all hardwired to one in MIDELEG
denoting always delegated interrupts. This is being done in rmw_mideleg
but given mideleg is used in other places when routing interrupts
this change initializes it in riscv_cpu_realize to be on the safe side.

Signed-off-by: Rajnesh Kanwal <rkanwal@rivosinc.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-ID: <20231016111736.28721-4-rkanwal@rivosinc.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'scripts/xml-preprocess.py')
0 files changed, 0 insertions, 0 deletions