diff options
| author | Richard Henderson <richard.henderson@linaro.org> | 2019-03-23 00:46:23 -0700 |
|---|---|---|
| committer | Richard Henderson <richard.henderson@linaro.org> | 2019-06-10 07:03:42 -0700 |
| commit | 057b6e370b0947613b0e829c0bb0ddf960003d15 (patch) | |
| tree | 9ce1f90e582471cb99a282f815216241591f488b /stubs/machine-init-done.c | |
| parent | 65b23204d609c5aac819049c2d7314b4abd73122 (diff) | |
| download | focaccia-qemu-057b6e370b0947613b0e829c0bb0ddf960003d15.tar.gz focaccia-qemu-057b6e370b0947613b0e829c0bb0ddf960003d15.zip | |
tcg/arm: Use LDRD to load tlb mask+table
This changes the code generation for the tlb from e.g. ldr ip, [r6, #-0x10] ldr r2, [r6, #-0xc] and ip, ip, r4, lsr #8 ldrd r0, r1, [r2, ip]! ldr r2, [r2, #0x18] to ldrd r0, r1, [r6, #-0x10] and r0, r0, r4, lsr #8 ldrd r2, r3, [r1, r0]! ldr r1, [r1, #0x18] for armv7 hosts. Rearranging the register allocation in order to avoid overlap between the two ldrd pairs causes the patch to be larger than it ordinarily would be. Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Diffstat (limited to 'stubs/machine-init-done.c')
0 files changed, 0 insertions, 0 deletions