summary refs log tree commit diff stats
path: root/target/arm/tcg/translate-a64.c (follow)
Commit message (Expand)AuthorAgeFilesLines
* target/arm: Implement ALLINT MSR (immediate)Jinjie Ruan2024-04-251-0/+19
* target/arm: Use insn_start from DisasContextBaseRichard Henderson2024-04-091-1/+1
* target/arm: Fix A64 scalar SQSHRN and SQRSHRNPeter Maydell2024-01-261-1/+1
* target/arm: Report VNCR_EL2 based faults correctlyPeter Maydell2024-01-091-0/+4
* target/arm: Implement FEAT_NV2 redirection of sysregs to RAMPeter Maydell2024-01-091-0/+56
* target/arm: Handle FEAT_NV2 redirection of SPSR_EL2, ELR_EL2, ESR_EL2, FAR_EL2Peter Maydell2024-01-091-1/+32
* target/arm: Make NV reads of CurrentEL return EL2Peter Maydell2024-01-091-2/+7
* target/arm: Trap sysreg accesses for FEAT_NVPeter Maydell2024-01-091-10/+39
* target/arm: Move FPU/SVE/SME access checks up above ARM_CP_SPECIAL_MASK checkPeter Maydell2024-01-091-7/+8
* target/arm: Enable trapping of ERET for FEAT_NVPeter Maydell2024-01-091-3/+3
* target/arm/tcg: Including missing 'exec/exec-all.h' headerPhilippe Mathieu-Daudé2023-12-191-0/+1
* target/arm: HVC at EL3 should go to EL3, not EL2Peter Maydell2023-11-131-1/+3
* target/arm: Fix syndrome for FGT traps on ERETPeter Maydell2023-10-271-2/+2
* target/arm: Use tcg_gen_ext_i64Richard Henderson2023-10-221-35/+2
* accel/tcg: Replace CPUState.env_ptr with cpu_env()Richard Henderson2023-10-041-2/+2
* tcg: Rename cpu_env to tcg_envRichard Henderson2023-10-031-189/+189
* target/arm: Replace TARGET_PAGE_ENTRY_EXTRAAnton Johansson2023-10-031-1/+1
* target/arm: Implement the CPY* instructionsPeter Maydell2023-09-211-0/+60
* target/arm: Implement the SETG* instructionsPeter Maydell2023-09-211-6/+14
* target/arm: Define new TB flag for ATA0Peter Maydell2023-09-211-11/+12
* target/arm: Implement the SET* instructionsPeter Maydell2023-09-211-0/+49
* target/arm: Pass unpriv bool to get_a64_user_mem_index()Peter Maydell2023-09-211-6/+14
* target/arm: Implement FEAT_HBCPeter Maydell2023-09-211-0/+4
* target/arm: Implement FEAT_TIDCP1Richard Henderson2023-09-081-0/+5
* target/arm: Implement HCR_EL2.TIDCPRichard Henderson2023-09-081-2/+14
* target/arm: Do not use gen_mte_checkN in trans_STGPRichard Henderson2023-09-081-26/+15
* target/arm: Inform helpers whether a PAC instruction is 'combined'Aaron Lindsay2023-09-081-6/+6
* target/arm: Allow cpu to configure GM blocksizeRichard Henderson2023-08-311-2/+3
* target/arm: Use tcg_gen_negsetcond_*Richard Henderson2023-08-241-13/+9
* target/arm: Fix MemOp for STGPRichard Henderson2023-07-311-3/+18
* arm: spelling fixesMichael Tokarev2023-07-251-2/+2
* target/arm: Demultiplex AESE and AESMCRichard Henderson2023-07-081-9/+4
* target/arm: Convert load/store tags insns to decodetreePeter Maydell2023-06-191-177/+165
* target/arm: Convert load/store single structure to decodetreePeter Maydell2023-06-191-108/+93
* target/arm: Convert load/store (multiple structures) to decodetreePeter Maydell2023-06-191-108/+108
* target/arm: Convert LDAPR/STLR (imm) to decodetreePeter Maydell2023-06-191-84/+44
* target/arm: Convert load (pointer auth) insns to decodetreePeter Maydell2023-06-191-67/+16
* target/arm: Convert atomic memory ops to decodetreePeter Maydell2023-06-191-98/+55
* target/arm: Convert LDR/STR reg+reg to decodetreePeter Maydell2023-06-191-87/+76
* target/arm: Convert LDR/STR with 12-bit immediate to decodetreePeter Maydell2023-06-191-88/+16
* target/arm: Convert ld/st reg+imm9 insns to decodetreePeter Maydell2023-06-191-118/+80
* target/arm: Convert load/store-pair to decodetreePeter Maydell2023-06-191-196/+188
* target/arm: Convert load reg (literal) group to decodetreePeter Maydell2023-06-191-54/+22
* target/arm: Convert LDXP, STXP, CASP, CAS to decodetreePeter Maydell2023-06-191-76/+39
* target/arm: Convert load/store exclusive and ordered to decodetreePeter Maydell2023-06-191-62/+92
* target/arm: Convert exception generation instructions to decodetreePeter Maydell2023-06-191-106/+61
* target/arm: Convert MSR (reg), MRS, SYS, SYSL to decodetreePeter Maydell2023-06-191-28/+6
* target/arm: Convert MSR (immediate) to decodetreePeter Maydell2023-06-191-115/+110
* target/arm: Convert CFINV, XAFLAG and AXFLAG to decodetreePeter Maydell2023-06-191-27/+26
* target/arm: Convert barrier insns to decodetreePeter Maydell2023-06-191-53/+39