blob: 288fd6edfa00fe94a5a6354ab2111e9b1890b783 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
|
device: 0.761
instruction: 0.705
other: 0.671
graphic: 0.636
vnc: 0.574
mistranslation: 0.541
socket: 0.479
network: 0.468
semantic: 0.402
boot: 0.344
assembly: 0.118
KVM: 0.094
ARMv7-M software-triggered interrupts-- unexpected behaviour
The handling of the NVIC "Software Triggered Interrupt Register" in qemu-2.1.0/hw/intc/armv7m_nvic.c:375 isn't quite right. As things stand, writing a zero to the STIR ends up transferring control to vector table entry zero, which, on ARMv7-M, holds the reset value of the stack pointer. That's what I see with lm3s811evb emulation, and that's not what happens on my STM NUCLEO-F103RB board (Cortex-M3).
Seems like an oversight-- the handler probably wants armv7m_nvic_set_pending(), not gic_set_pending_private(), and the IRQ number needs 16 added onto it to get the exception number for the interrupt.
ARM DUI 0552A (Cortex-M3 Devices: Generic User's Guide), p. 134:
"Interrupt ID of the interrupt to trigger, in the range 0-239. For example, a value of 0x03 specifies interrupt IRQ3."
Cheers,
Boris
This bug was fixed in QEMU 2.9 as part of the rewrite of M profile exception handling.
|