about summary refs log tree commit diff stats
path: root/src
diff options
context:
space:
mode:
authorYang Liu <liuyang22@iscas.ac.cn>2023-09-12 22:08:12 +0800
committerGitHub <noreply@github.com>2023-09-12 16:08:12 +0200
commit50cf9c0e67936c1b5051ecab777cf8a5be1481a3 (patch)
treec87883bf6b61c531ce3bc5056dcab586186628bd /src
parent71ad38d742e5172048fbc83bb294bb4b44e7665a (diff)
downloadbox64-50cf9c0e67936c1b5051ecab777cf8a5be1481a3.tar.gz
box64-50cf9c0e67936c1b5051ecab777cf8a5be1481a3.zip
[CI] Test RISCV with bit-manipulation extensions on (#972)
* [CI] Test RISCV with bit-manipulation extensions on

xthead extensions require qemu 8.1.0, therefore not available in CI

* fix ADDSL
Diffstat (limited to 'src')
-rw-r--r--src/dynarec/rv64/rv64_emitter.h2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/dynarec/rv64/rv64_emitter.h b/src/dynarec/rv64/rv64_emitter.h
index 23f4f73d..4eebb353 100644
--- a/src/dynarec/rv64/rv64_emitter.h
+++ b/src/dynarec/rv64/rv64_emitter.h
@@ -311,7 +311,7 @@ f28–31  ft8–11  FP temporaries                  Caller
 #define ADDIz(rd, rs1, imm12)       EMIT(I_type((imm12)&0b111111111111, rs1, 0b000, rd, rex.is32bits?0b0011011:0b0010011))
 
 // rd = rs1 + (rs2 << imm2)
-#define ADDSL(rd, rs1, rs2, imm2, scratch) if (!imm2) { \
+#define ADDSL(rd, rs1, rs2, imm2, scratch) if (!(imm2)) { \
         ADD(rd, rs1, rs2);              \
     } else if (rv64_zba) {              \
         SHxADD(rd, rs2, imm2, rs1);     \