about summary refs log tree commit diff stats
path: root/src/dynarec (follow)
Commit message (Expand)AuthorAgeFilesLines
...
* [RV64_DYNAREC] Fixed register conflict with GETEB macro (#1718)xctan2024-08-081-7/+14
* [LA64_DYNAREC] Fixed flag generation in IMUL/MUL opcode (#1716)Yang Liu2024-08-083-65/+100
* [RV64_DYNAREC] Fixed flag generation in IMUL/MUL opcode (#1715)xctan2024-08-084-12/+39
* [ARM64_DYNAREC] Added AVX.F3.0F38 F7 opcodeptitSeb2024-08-073-0/+82
* [ARM64_DYNAREC] Added F0 20 opcodeptitSeb2024-08-041-0/+31
* [DYNAREC] Remove BARRIER_NEXT macroptitSeb2024-07-2911-27/+0
* Added 67 66 0F FE opcode ([ARM64_DYNAREC] too)ptitSeb2024-07-231-0/+8
* [RV64_DYNAREC] Fixed more issues in the vector infrastructure (#1706)Yang Liu2024-07-233-5/+9
* [RV64_DYNAREC] Fixed vector infra (#1705)Yang Liu2024-07-224-32/+51
* [DYNAREC] Fixed CI failures for RV64 and LA64 (#1702)Yang Liu2024-07-222-11/+14
* Improved exception/int 3 handlingptitSeb2024-07-213-7/+27
* [ARM64_DYNAREC] Add a test about arm64 addresses in pass3, and abort if wrongptitSeb2024-07-211-0/+1
* [DYNAREC] Fixed a typo in an error messageptitSeb2024-07-211-2/+2
* [LA64_DYNAREC] Added more opcodes (#1701)Yang Liu2024-07-205-722/+811
* [LA64_DYNAREC] Added more opcodes (#1700)Yang Liu2024-07-205-0/+131
* [RV64_DYNAREC] Added more 66 0F 38 opcodes for vector (#1699)Yang Liu2024-07-192-0/+34
* [RV64_DYNAREC] Added vector SEW cache (#1698)Yang Liu2024-07-1915-76/+143
* [RV64_DYNAREC] Added 66 0F 38 00 PSHUFB for vector (#1697)Yang Liu2024-07-183-4/+32
* [RV64_DYNAREC] Added more 66 0F opcodes for vector (#1696)Yang Liu2024-07-182-0/+47
* [RV64_DYNAREC] Show missing opcodes in vector implementation (#1695)Yang Liu2024-07-183-3/+22
* [LA64_DYNAREC] Added more opcodes and fixed more issues (#1692)Yang Liu2024-07-174-6/+90
* [LA64_DYNAREC] Added more opcodes (#1690)Yang Liu2024-07-172-3/+95
* [LA64_DYNAREC] Added more opcodes (#1688)Yang Liu2024-07-163-0/+90
* [LA64_DYNAREC] Fixed CMPSD (#1687)Yang Liu2024-07-161-1/+1
* [LA64_DYNAREC] Fixed some opcodes (#1686)Yang Liu2024-07-162-3/+9
* [RV64_DYNAREC] Fixed GETGXSS_empty on upper bits handling (#1685)Yang Liu2024-07-161-2/+1
* [RV64_DYNAREC] Clear high 32bits when write back as single (#1684)Yang Liu2024-07-161-2/+5
* [LA64_DYNAREC] Remove xMASK and fixed 86 XCHG opcode (#1683)Yang Liu2024-07-1613-90/+67
* [ARM64_DYNAREC] Fixed OR Ew, Gw (#1682)Yang Liu2024-07-161-1/+1
* [RV64_DYNAREC] Fixed some bugs for VMP (#1679)xctan2024-07-165-49/+41
* [LA64_DYNAREC] Added 2 more opcodes (#1680)Yang Liu2024-07-152-0/+21
* [RV64_DYNAREC] Cleanup for removed rv64_lock_cas_dq (#1670)Ivan Melnikov2024-07-112-4/+0
* [ARM64_DYNAREC] Added handling of FASTNAN=0 to MULSS opcodeptitSeb2024-07-111-4/+17
* fix some spelling (#1668)josch2024-07-1010-24/+24
* [DYNAREC] Fixed `ymm0_purge` for some instructions (#1664)rajdakin2024-07-101-2/+6
* Remove the flags adjustment in `GO_TRACE` for RISC-V 64 (#1663)Yip Coekjan2024-07-101-3/+1
* [LA64_DYNAREC] Added more opcodes and a minor fix too (#1662)Yang Liu2024-07-103-1/+97
* Fixes (#1659)rajdakin2024-07-0926-275/+279
* [LA64_DYNAREC] Fixed ADC/SBC usage (#1658)Yang Liu2024-07-081-5/+5
* [ARM64_DYNAREC] Small optim on some ROL/ROR opcodesptitSeb2024-07-081-30/+46
* [LA64_DYNAREC] Added more opcodes (#1656)Yang Liu2024-07-081-0/+33
* [LA64_DYNAREC] Added more opcodes (#1654)Yang Liu2024-07-084-0/+145
* Mask `rs2` when using `bext` instruction if `rex.w` is not set (#1653)Yip Coekjan2024-07-082-7/+17
* Set last_ip to an unclean state at the end of CALL (#1650)Yang Liu2024-07-071-0/+1
* [ARM64_DYNAREC] Fixed a warningptitSeb2024-07-071-1/+1
* [ARM64_DYNAREC] Added AVX.66.0F38 B6 opcodeptitSeb2024-07-071-0/+27
* [ARM64_DYNAREC] Added AVX.F2.0F D0 opcodeptitSeb2024-07-071-0/+21
* [ARM64_DYNAREC] Fixed reflect cache for ymm0ptitSeb2024-07-071-1/+2
* [ARM64_DYNAREC] Reworked ymm0 propagationptitSeb2024-07-0710-50/+82
* [ARM64_DYNAREC] More improvment on YMM handlingptitSeb2024-07-056-24/+39